北京邮电大学学报

  • EI核心期刊

北京邮电大学学报 ›› 2013, Vol. 36 ›› Issue (1): 50-53.doi: 10.13190/jbupt.201301.50.wangj

• 论文 • 上一篇    下一篇

FPLL环路性能分析及优化准则

王俊,孙昕   

  1. 北京交通大学 电子信息工程学院, 北京 100044
  • 收稿日期:2012-06-09 修回日期:2012-11-30 出版日期:2013-02-28 发布日期:2013-01-19
  • 通讯作者: 王俊 E-mail:bit_wj@bit.edu.cn
  • 作者简介:王俊(1982-),男,博士后,Email:wangjun1@bjtu.edu.cn 孙昕(1968-),女,教授,博士生导师
  • 基金资助:

    校基本科研业务专项项目(W12JB00470)

Performance Analysis and Optimization Method of FPLL

WANG Jun, SUN Xin   

  1. School of electronics and information engineering, Beijing Jiaotong University, Beijing 100044, China
  • Received:2012-06-09 Revised:2012-11-30 Online:2013-02-28 Published:2013-01-19

摘要:

通过建立联合环路的数学模型,将锁频环(FLL)跟踪误差引入锁相环(PLL),能准确推导出二阶FLL辅助三阶PLL的相位跟踪误差公式.推导结果表明,锁频环辅助的锁相环(FPLL)跟踪误差与之前针对单PLL或FLL的研究结果有较大差别: 考虑加加速度动态效果时,FPLL环路相位跟踪动态应力误差为零;FPLL相位热噪声跟踪误差不仅包含PLL的热噪声,而且具有FLL的热噪声成分.另外,不同于对FLL或PLL单独作优化,提出一个FPLL的联合优化准则: 以FLL动态应力误差小于PLL快速捕捉带为约束,相位跟踪误差最小为目标,对FLL和PLL带宽同时进行优化.最后,数值仿真结果表明,所作FPLL的环路性能分析正确,推导所得误差公式准确;联合优化所得FPLL环路可稳定工作,同时获得相对单PLL更好的相位跟踪精度.研究结果有助于之后FPLL的精确设计.

关键词: 锁频环辅助锁相环, 性能分析, 优化方法

Abstract:

Establishing the loops mathematic module, the phase tracking error equation of the second-order frequency locking loop(FLL) assisted third-order phase locking loop(PLL) is derived. In the module, the tracking error of FLL is mixed into PLL. Two points of view are given: firstly, the phase dynamic tracking error of frequency locking loop assisted PLL(FPLL) is equal to zero in case of jerk; the phase thermal noise tracking error includes the thermal noise of PLL and the noise component of FLL, secondly, a new optimization method is proposed to optimizing both bandwidths of PLL and FLL. The optimization method minimizes the total phase tracking error to meet the need of constraint of FLLs frequency tracking error being within the PLLs locking bandwidth. Simulation shows that the analysis of phase tracking error is accurate; the optimization method is able to improve the tracking accuracy while being stable. This research will help the later extra design of FPLL.

Key words: frequency locking loop assisted phase locking loop, performance analysis, optimization method

中图分类号: